#### **Analysis Combinational Circuit**

Dr. Le Dung

Hanoi University of Science and Technology

# From a given combinational circuit to analysis

- Its function (Truth table, Expression forms)
- Timing diagram
  (Test vectors, Delay, Hazard/Glitch)

Dr. Le Dung







$$\Rightarrow$$
 f =  $\sum_{\text{cdab}}$  (0, 5, 10, 15) =  $\sum_{\text{abcd}}$  (0, 5, 10, 15)

 $f = \overline{abcd} + \overline{abcd} + \overline{abcd} + \overline{abcd}$ 

| f                  |   | b | а | d | С |
|--------------------|---|---|---|---|---|
|                    | 1 | 0 | 0 | 0 | 0 |
| f V D              | 0 | 1 | 0 | 0 | 0 |
| f=Y=D <sub>0</sub> | 0 | 0 | 1 | 0 | 0 |
|                    | 0 | 1 | 1 | 0 | 0 |
|                    | 0 | 0 | 0 | 1 | 0 |
| f v D              | 1 | 1 | 0 | 1 | 0 |
| f=Y=D <sub>1</sub> | 0 | 0 | 1 | 1 | 0 |
|                    | 0 | 1 | 1 | 1 | 0 |
|                    | 0 | 0 | 0 | 0 | 1 |
| f=Y=D <sub>2</sub> | 0 | 1 | 0 | 0 | 1 |
| 1-1-02             | 1 | 0 | 1 | 0 | 1 |
|                    | 0 | 1 | 1 | 0 | 1 |
|                    | 0 | 0 | 0 | 1 | 1 |
| f=Y=D <sub>3</sub> | 0 | 1 | 0 | 1 | 1 |
| 1-1-03             | 0 | 0 | 1 | 1 | 1 |
|                    | 1 | 1 | 1 | 1 | 1 |

Dr. Le Dung

Hanoi University of Science and Technology

#### An example (4)

#### → Expression forms



| $D_0 = m_0 = a'b'$ |
|--------------------|
| D                  |
| $D_1 = m_1 = a'b$  |
| $D_2 = m_2 = ab'$  |
| $D_3 = m_3 = ab$   |
|                    |

 $\rightarrow$  f =  $m_0.\overline{cd} + m_1.\overline{cd} + m_2.\overline{cd} + m_3.\overline{cd}$ 

= abcd + abcd + abcd + abcd

 $= (a \odot c)(b \odot d) \qquad = (\overline{a \oplus c}) + (b \oplus d)$ 

Dr. Le Dung





#### Static Hazard /Glitch

- Hazard condition: A single variable change causes a momentary output change when no output change should occur.
- Cause: different delay in two paths (see Example)
- Glitch: The momentary output change
  - = unwanted transient pulse
  - + Static 1-hazard = glitch  $1 \rightarrow 0 \rightarrow 1$  (in SOP)
  - + Static 0-hazard = glitch  $0 \rightarrow 1 \rightarrow 0$  (on POS)
- Solution: Adding redundant terms (product terms or sum terms)

Dr. Le Dung





## Dynamic hazard

- A dynamic hazard is the possibility of an output changing more than once as a result of a single input change
- Cause: different delay in multiple paths



- Any circuit that is static hazard free is also dynamic hazard free
- Any circuit dynamic hazard free

Dr. Le Dung







#### **Function hazard**

- Function hazards are non-solvable hazards which occurs when more than one input variable changes at the same time.
- Function hazards can not be logically eliminated with actual specification of the circuit. The only real way to avoid such problems is to restrict the changing of input variables so that only one input should change at any given time.

Dr. Le Dung

## Hazard-free design

- Hazards are hard to detect by hand: importance of simulation
- The danger for hazards increases when rise times and fall times are not equal
- Are hazards a problem?
  - $\hfill \Box$  For synchronous circuits, they are not
  - ☐ Unless they control the clock of a memory element
  - ☐ For asynchronous circuits, they always are a problem

Dr. Le Dung